| roval Signature  Accepted by: |
|-------------------------------|
| Accepted by:                  |
|                               |
| Dotos                         |
| Date:                         |
|                               |

Japan Display Inc.

# RECORD OF REVISIONS

| Date          | Sheet | No. |           |            |         | Sun | nmary |      |       |
|---------------|-------|-----|-----------|------------|---------|-----|-------|------|-------|
|               |       |     | Initial r | elease     | (Ver01) |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       |      |       |
|               |       |     |           |            |         |     |       | <br> |       |
|               |       |     |           |            |         |     |       | <br> |       |
|               |       |     |           | CIL        |         |     |       |      |       |
| Japan Display | Inc.  |     |           | Sh.<br>No. |         |     |       | Page | 2-1/1 |
|               |       |     |           | INO.       |         |     |       |      |       |

| 2 | GENERAL     | DATA |
|---|-------------|------|
| • | t-H.NH.KAL. |      |

3.1 LCM

(1) Part Name 8.9"WQXGA

(2) Module Dimensions 200.9 (H) mm  $\times$  132.1 (V) mm  $\times$  1.82 (t) mm

(Excluding I/F-FPC and electronic components)

(3) Active Area Dimensions  $192.0 \text{ (H) mm} \times 120.0 \text{ (V) mm}$ 

(4) Pixel Pitch 0.075 (H) mm  $\times 0.075$  (V) mm

(5) Resolution  $2560 \times 3 \text{ (R,G,B) (H)} \times 1600 \text{ (V) dots}$ 

(6) Color Pixel Arrangement RGB Vertical Stripe

(7) Display Mode Transmissive Type, Normally Black Mode, In-Plane Switching Mode

(8) Number of Colors 16,777,216 Colors

(9) Viewing Direction -

(10) Backlight Light Emitting Diode (LED), 36 LEDs in linear connection

Backlight current: 20mA / LED (typ)

(11) Weight 78g (typ)

(12) Power Supply Voltage VBAT = 3.3V

(13) Interface I/O power supply VDDIO = 1.8V

The same voltage as "H" level of a customer's interface signal

must be supplied to VDDIO.

(14) LCD Driver IC R69429 x2pcs (Renesas SP drivers Inc.)

(15) Interface MIPI-DSI Command/Video mode (4Lane x 2Port)

(16) Method of Inversion Column Inversion

(17) Surface Treatment Hard coat

## 4. ABSOLUTE MAXIMUM RATINGS

## 4.1 ELECTRICAL ABSOLUTE MAXIMUM RATINGS OF LCD

GND=0 V, Ta=25°C

| Item                             | Symbol             | Min  | Max       | Unit | Note    |
|----------------------------------|--------------------|------|-----------|------|---------|
| Power Supply for Interface       | VDDIO              | -0.3 | 4.6       | V    | (1)     |
| Power Supply for DC/DC converter | VBAT               | -0.3 |           | V    | (1)     |
| Input Voltage                    | Vi                 | -0.3 | VDDIO+0.3 | V    | (2)     |
| LED Reverse Voltage              | $V_R$              | -    | 5         | V    |         |
| LED Forward Current              | $I_{\mathrm{LED}}$ | -    | Note (3)  | mA   | per LED |
| Static Electricity               | -                  | -    | ±2        | kV   | (4)     |

Notes (1) Keep all Voltages no lower than GND.

- (2) Applies to the RESET pin.
- (3) Ambient Temperatures vs. Allow able Forward Current.



(4) 100 pF - 1.5 kohm, 25°C-70%RH

Static electricity discharge is to be aimed at the center of the active area.

| Japan Display Inc. | Sh.<br>No. |  | Page | 4-1/2 |
|--------------------|------------|--|------|-------|
|--------------------|------------|--|------|-------|

#### 4.2 ENVIRONMENTAL ABSOLUTE MAXIMUM RATINGS

| Item                | Oper           | ating | Non-Operat     | ing Note(3) | Remarks         |
|---------------------|----------------|-------|----------------|-------------|-----------------|
| Item                | Min            | Max   | Min            | Max         | Kemarks         |
| Ambient Temperature | -20°C          | 60°C  | -20°C          | 65°C        | Note (2)        |
| Humidity            | Note (1)       |       | Note (1)       |             | No condensation |
| Corrosive Gas       | Not Acceptable |       | Not Acceptable |             |                 |

Notes (1)  $Ta \le 40^{\circ}C$  85%RH max.

Ta > 40°C Absolute humidity must be lower than the humidity of 85%RH at 40°C. No dew condensation is allowed.



- (2) Background color slightly changes depending on ambient temperature and viewing angle. The temperature for operating in the table above apply to operation only. Visual qualities, such as contrast ratio and response time, to be evaluated at  $Ta = 25^{\circ}C$  Operating.
- (3) This is not for storing condition. When storing LCM for long term, please follow the condition mentioned in "11.5 STORAGE".

| Japan Display Inc. |  |  | Sh.<br>No. |  | Page | 4-2/2 |
|--------------------|--|--|------------|--|------|-------|
|--------------------|--|--|------------|--|------|-------|

## **5. ELECTRICAL CHARACTERISTICS**

LCD Module GND=0V, Ta=25°C

| Item                           | Symbol | Condition | Min        | Тур   | Max        | Unit | Note    |
|--------------------------------|--------|-----------|------------|-------|------------|------|---------|
| Power Supply Voltage for Logic | VBAT   | -         | 3.0        | 3.3   | 4.5        | V    | -       |
| and Analog                     |        | -         |            |       |            |      |         |
| Power Supply Voltage for       | VDDI   | -         | 1.7        | 1.8   | 1.9        | V    | -       |
| I/O Interface                  |        |           |            |       |            |      |         |
| Input Voltage for Logic        | Vi     | "H" level | 0.70×VDDIO | -     | VDDIO      | V    | (1),(2) |
| Circuits                       |        | "L" level | 0          | -     | 0.30×VDDIO |      |         |
| Input Voltage for EN           | Vi     | "H" level | 0.90×VDDIO | -     | VDDIO      | V    | (1)     |
|                                |        | "L" level | 0          | -     | 0.10×VDDIO |      |         |
| Output Voltage for Logic       | Vo     | "H" level | 0.80×VDDIO | -     | -          | V    | (1),(2) |
| Circuits                       |        | "L" level | -          | -     | 0.20×VDDIO |      |         |
| Power Consumption              | POWER  | All White | -          | (230) |            | mW   | (3),(4) |

Notes (1) VDDIO = 1.7V to 1.9V

(2) Input : RESET, DBIST Output : PWM, TE

(3) VDDIO=1.7V $\sim$ 1.9V, VBAT=3V $\sim$ 4.5V, Column inversion mode.

Display image : ALL White

(4) Operation Mode : MIPI-DSI Command mode, LCM Display frame rate =  $60.37 \sim 66.72 fps$ 

MIPI-DSI Data and Clock lane = LP11

## 6. OPTICAL CHARACTERISTICS

#### LCD (BACKLIGHT ON)

| Item           | Symbol | Condition  | Min. | Typ.   | Max. | Unit              | Notes   |
|----------------|--------|------------|------|--------|------|-------------------|---------|
| Brightness     | В      | φ=0°, θ=0° |      | (500)  | -    | cd/m <sup>2</sup> | (1),(2) |
| Contrast Ratio | CR     | φ=0°, θ=0° |      | (1200) | -    | =                 | (3)     |

#### **Measurement Conditions**

 $\begin{tabular}{lll} Measurement environment : Dark room \\ Ambient temperature : Ta=25 {\rm ^{\circ}C} \end{tabular}$ 

Sequence : Refer to Item 8.5.2

Power supply voltage : VDDIO=1.8V, VBAT=3.3V

Backlight current :  $I_{LED}$ =20mA

Notes (1) Definition of Brightness "B"

(2) Display image for measurement : All White



Sensor: KONICA MINOLTA CS-1000 or equivalent Measurement point: Center of LCD's active area

(3) Definition of Contrast "CR"

CR = Brightness when displaying White raster
Brightness when displaying Black raster

| Japan Display Inc. | Sh.<br>No. | Page | 6-1/3 |
|--------------------|------------|------|-------|
|--------------------|------------|------|-------|



# 8. INTERFACE

# 8.1 INTERNAL PIN CONNECTION

| Pin No. | Signal        | I/O | Function                              | Driver's Signal name |
|---------|---------------|-----|---------------------------------------|----------------------|
| 1       | GND           | -   | GND                                   | -                    |
| 2       | GND           | -   | GND                                   | -                    |
| 3       | GND           | -   | GND                                   | -                    |
| 4       | V_LED_C6      | -   | GND for LED                           | -                    |
| 5       | V_LED_C5      | -   | GND for LED                           | -                    |
| 6       | V_LED_C4      | -   | GND for LED                           | -                    |
| 7       | V_LED_C3      | -   | GND for LED                           | -                    |
| 8       | V_LED_C2      | -   | GND for LED                           | -                    |
| 9       | V_LED_C1      | -   | GND for LED                           | -                    |
| 10      | V_LED_A       | -   | Power Supply for LED                  | -                    |
| 11      | V_LED_A       | -   | Power Supply for LED                  | -                    |
| 12      | N.C           | -   | Non connect                           | -                    |
| 13      | GND           | -   | GND                                   | -                    |
| 14      | PWM           | О   | Control Signal for LED Brightness     | LEDPWM               |
| 15      | TE            | О   | Tearing Effect Output                 | TE                   |
| 16      | GND           | -   | GND                                   | -                    |
| 17      | DSI_R-DATA-2P | I   | Positive MIPI Data2 Input             | DATA2P               |
| 18      | DSI_R-DATA-2N | I   | Negative MIPI Data2 Input             | DATA2N               |
| 19      | GND           | -   | GND                                   | -                    |
| 20      | DSI_R-DATA-1P | I   | Positive MIPI Data1 Input             | DATA1P               |
| 21      | DSI_R-DATA-1N | I   | Negative MIPI Data1 Input             | DATA1N               |
| 22      | GND           | -   | GND                                   | -                    |
| 23      | DSI-CLKP      | I   | Positive MIPI Clock Input             | CLKP                 |
| 24      | DSI-CLKN      | I   | Negative MIPI Clock Input             | CLKN                 |
| 25      | GND           | -   | GND                                   | -                    |
| 26      | DSI_R-DATA-0P | I/O | Positive MIPI Data0 Input/Output      | DATA0P               |
| 27      | DSI_R-DATA-0N | I/O | Negative MIPI Data0 Input/Output      | DATA0N               |
| 28      | GND           | -   | GND                                   | -                    |
| 29      | DSI_R-DATA-3P | I   | Positive MIPI Data3 Input             | DATA3P               |
| 30      | DSI_R-DATA-3N | I   | Negative MIPI Data3 Input             | DATA3N               |
| 31      | GND           | -   | GND                                   | -                    |
| 32      | EN            | I   | Enable Pin to Operate DC/DC converter | -                    |

Continue to next page

| Japan Display Inc. |  | Sh.<br>No. |  | Page | 8-1/22 |
|--------------------|--|------------|--|------|--------|
|--------------------|--|------------|--|------|--------|

| Pin No. | Signal        | I/O | Function                                       | Driver's Signal name |
|---------|---------------|-----|------------------------------------------------|----------------------|
| 33      | N.C           | -   | Non connect                                    | -                    |
| 34      | VBAT          | -   | Power Supply for DC/DC converter               | -                    |
| 35      | VBAT          | -   | Power Supply for DC/DC converter               | -                    |
| 36      | VBAT          | -   | Power Supply for DC/DC converter               | -                    |
| 37      | VBAT          | -   | Power Supply for DC/DC converter               | -                    |
| 38      | N.C           | -   | Non connect                                    | -                    |
| 39      | VDDIO         | -   | Power Supply for I/O Interface and logic       | -                    |
| 40      | VDDIO         | -   | Power Supply for I/O Interface and logic       | -                    |
| 41      | GND           | -   | GND                                            | -                    |
| 42      | DBIST(GND)    | I   | GND (Enable pin to Generate Self Reflesh Imag  | DBIST                |
| 43      | TE_S          | 0   | Non connect (Test pin for LCD Module supplier) | =                    |
| 44      | GND           | -   | GND                                            | -                    |
| 45      | RESET         | I   | Reset Signal                                   | RESX                 |
| 46      | GND           | -   | GND                                            | -                    |
| 47      | DSI_L-DATA-2P | I   | Positive MIPI Data2 Input                      | DATA2P               |
| 48      | DSI_L-DATA-2N | I   | Negative MIPI Data2 Input                      | DATA2N               |
| 49      | GND           | -   | GND                                            | -                    |
| 50      | DSI_L-DATA-1P | I   | Positive MIPI Data1 Input                      | DATA1P               |
| 51      | DSI_L-DATA-1N | I   | Negative MIPI Data1 Input                      | DATA1N               |
| 52      | GND           | -   | GND                                            | -                    |
| 53      | DSI-CLKP      | I   | Positive MIPI Clock Input                      | CLKP                 |
| 54      | DSI-CLKN      | I   | Negative MIPI Clock Input                      | CLKN                 |
| 55      | GND           | -   | GND                                            | -                    |
| 56      | DSI_L-DATA-0P | I/O | Positive MIPI Data0 Input/Output               | DATA0P               |
| 57      | DSI_L-DATA-0N | I/O | Negative MIPI Data0 Input/Output               | DATA0N               |
| 58      | GND           | -   | GND                                            | -                    |
| 59      | DSI_L-DATA-3P | I   | Positive MIPI Data3 Input                      | DATA3P               |
| 60      | DSI_L-DATA-3N | I   | Negative MIPI Data3 Input                      | DATA3N               |
| 61      | GND           | _   | GND                                            | -                    |

 $LCM\ Connector\ : FH36W-61S-0.3SHW(50)(Header)\ \ (HIROSE)$ 

| Japan Display Inc. |  | Sh.<br>No. |  | Page | 8-2/22 |
|--------------------|--|------------|--|------|--------|
|--------------------|--|------------|--|------|--------|

#### 8.2 LCM Control sequence

## 8.2.1 LCM Circuit configuration

H:2560RGB x V:1600

R69429, 2Chip

w/RAM

Mipi-DSI 4lane x 2port

Power Supply: VDDIO=1.8v(typ), VBAT=3.3v(typ)

(The DCDC on flex generates R69429's VSP/VSN from VBAT.)



#### 8.2.2 Video through mode and Command mode Status flow



# 8.2.3 Command mode Status flow (E) Enter DSTB (A) Power on sleep mode Deep standby Power OFF mode State (D) Power off (F) Exit DSTB (B) On sequence (C) Off sequence Normal mode I/F : Command mode Sh. Japan Display Inc. 8-4/22 Page No.

#### 8.2.4 Power Supply Sequence

Note1) Make sure that the following relationship are satisfied: VDDIO ≥ RESET, VDDIO ≥ MIPI-DSI signals.

Note 2) Reset Timing Characteristics

(Power supply voltage and temperature range are ruled by the LCM delivery

| Item                  | Symbol | Unit | Test condition | Min. | Max. |
|-----------------------|--------|------|----------------|------|------|
| VDDIO-EN delay time   | tPON1  | ms   | Power On       | 1    | -    |
| 3.3V-EN delay time    | tPON2  | ms   | Power On       | 1    | -    |
| Reset low-level width | tRW1   | ms   | Power On       | 15   | -    |
| Reset time            | tRT    | ms   | Power On       | 10   | -    |
| EN-VDDIO delay time   | tPOFF1 | ms   | Power Off      | 10   | -    |
| EN-3.3V delay time    | tPOFF2 | ms   | Power Off      | 10   | -    |

#### 8.2.5 Power On sequence



No.



#### 8.2.7 Video through mode and Command mode Sequence L/R DataType index description sequence parameters # (bev) comment (hex) PWR supply on VDDIO, VBAT on wait 15ms RESET L->H RESET L->H wait 10ms \*1)Can skip "VSP/VSN off" in case of going to normal mode without staying sleep (EN H -> L) VSP,VSN off (wait 10ms) (B) On sequence L/R sequence DataType description comment 1 EN L -> H VSP,VSN on wait 20ms L/R soft reset L/R set pixel format L/R set column addre command 00 00 04 90 00 00 06 set page address commend monitering TE timing due to the restriction in 2chip system, for details, 15 00 fer "Restriction on command timing" 00 set tear scar 00 Please use Auto Contrast Optimization ( ACO ) function and Content Adaptive Brightness Control ( CABC ) function 00 L/R by C[1:0] register, changing. write adaptive brightness control 01 L/R Write\_alcaprive\_inspiniess\_control C[10] = 0x01 : ACO On write\_adaptive\_brightness\_control C[10] = 0x02 : CABC On Max. Backlight reduction ratio :-33% setting 02 write adaptive brightness control 03 L/R C[1:0] = 0x03 : CABC On Max. Backlight reduction ratio : -54% setting L/R This command is inputted for change of LEDPWM clock frequency. When using [ $C[1.0] = 0x00 : ACO \cdot CABC \ Off ]$ and [ $C[1.0] = 0x01 : ACO \ on ]$ , it is not necessary to input this command. 23 В0 00 L/R MCAP 7D 40 48 56 67 78 88 98 A7 B5 Back Light Control 4 (1)This command is inputted for change of LEDPWM clock frequency. When using [ $C[1:0] = 0x00 : ACO \cdot CABC \ Off$ ] and [ $C[1:0] = 0x01 : ACO \ order ]$ , it is not necessary to input this command. (2)Please optimize a LEDPWM clock frequency by PWMDIV [7:0] and PWM\_CYCLE[7:0] according to the characteristic of the LED driver used in your company. C3 D1 DE E9 F2 FA FF 04 PWM\_DIV[7:0] Transferring video mode packets (> 1 frame) Video through mode setting Sh. Japan Display Inc. Page 8-7/22 No.



# LCM Control sequence (Continued)

#### (G) Command mode

| sequence              | DataType<br>(hex)                   | index<br>(hex) | parameters<br># (hex) | L/R     | description                                          | comment                    |  |  |  |  |
|-----------------------|-------------------------------------|----------------|-----------------------|---------|------------------------------------------------------|----------------------------|--|--|--|--|
|                       | (HEX)                               | (HEX)          | # (IICX)              |         |                                                      |                            |  |  |  |  |
|                       | NORMAL MODE, VF: Video through mode |                |                       |         |                                                      |                            |  |  |  |  |
|                       |                                     |                |                       |         | ,                                                    | •                          |  |  |  |  |
|                       |                                     |                | •                     |         |                                                      |                            |  |  |  |  |
| Triggered by detectir | g TE="High"                         |                |                       |         |                                                      |                            |  |  |  |  |
| Note ) Command inp    | ut in blank period                  |                |                       |         |                                                      |                            |  |  |  |  |
| command               | 23                                  | B0             | 1 00                  | L/R     | MCAP                                                 |                            |  |  |  |  |
| command               | 29                                  | B3             | 1 0C                  | L/R     | Interface setting                                    | Video capture mode setting |  |  |  |  |
| command               | 23                                  | B0             | 1 03                  | L/R     | MCAP                                                 |                            |  |  |  |  |
| Transferring video m  |                                     |                |                       |         |                                                      |                            |  |  |  |  |
| Note ) it is necessar | to input DSICLK                     | / VSYNC        | packet / HSY          | NC pack | et, until 1frame period after setting B3h regisiter. |                            |  |  |  |  |
|                       |                                     |                |                       |         |                                                      |                            |  |  |  |  |
|                       |                                     |                | _                     |         |                                                      |                            |  |  |  |  |
|                       |                                     |                | NC                    | RMAL N  | IODE, VF: Command mode                               |                            |  |  |  |  |
|                       |                                     |                |                       |         |                                                      |                            |  |  |  |  |
| Transferring comma    |                                     |                |                       |         |                                                      | •                          |  |  |  |  |
| send image            | 39                                  | 2C/3C          |                       | L/R     | write memory / write memory continue                 |                            |  |  |  |  |

#### (H) Video through mode

| sequence                  | DataType<br>(hex)                                                                                                                                                     | index<br>(hex) |   | neters<br>(hex) | L/R    | description                 | comment                    |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---|-----------------|--------|-----------------------------|----------------------------|--|--|
|                           | NORMAL MODE, VF : Command mode                                                                                                                                        |                |   |                 |        |                             |                            |  |  |
| Note ) it is necessary to | Transferring video mode packets  Note ) it is necessary to input DSICLK / VSYNC packet / HSYNC packet, before setting B3h register.  Triggered by detecting TE="High" |                |   |                 |        |                             |                            |  |  |
| command                   | 23                                                                                                                                                                    | B0             | 1 | 00              | L/R    | MCAP                        |                            |  |  |
| command                   | 29                                                                                                                                                                    | B3             | 1 | 1C              | L/R    | Interface setting           | Video through mode setting |  |  |
| command                   | 23                                                                                                                                                                    | B0             | 1 | 03              | L/R    | MCAP                        |                            |  |  |
| Transferring video mode   | packets (> 1                                                                                                                                                          | frame)         |   |                 |        |                             |                            |  |  |
|                           |                                                                                                                                                                       |                |   | 1               |        |                             |                            |  |  |
|                           |                                                                                                                                                                       |                |   | NORI            | MAL MO | DE, I/F: Video through mode | ļ                          |  |  |

#### MP (J1) ID Code

| sequence | DataType<br>(hex) |    | parameters<br># (hex)     | L/R | description    | comment |
|----------|-------------------|----|---------------------------|-----|----------------|---------|
| command  | 06                | A1 | 1 28<br>2 0A<br>3 MP Prod | _   | read_DDB_start |         |

## MP (D1) ID Code

| sequence | DataType<br>(hex) | index<br>(hex) | para        | ameters<br>(hex)    | L/R | description                     | comment |
|----------|-------------------|----------------|-------------|---------------------|-----|---------------------------------|---------|
| command  | 06                | A1             | 1<br>2<br>3 | 29<br>0A<br>MP Prod | _   | read_DDB_start ar and week code |         |

# 8.2.8 Command mode Sequence

| sequence                                                                                       |                           |              |                                                    |            |                                                                                                                                      |                                                                                                                                                      |
|------------------------------------------------------------------------------------------------|---------------------------|--------------|----------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                | DataType                  |              | parameters                                         |            | description                                                                                                                          | comment                                                                                                                                              |
|                                                                                                | (hex)                     | (hex)        | # (hex)                                            |            | WER OFF STATE                                                                                                                        |                                                                                                                                                      |
|                                                                                                |                           |              | 1                                                  |            | WER OFF GIALE                                                                                                                        |                                                                                                                                                      |
| PWR supply on wait 1ms                                                                         | _                         |              | HĚ                                                 | +-         | VDDIO, VBAT on                                                                                                                       |                                                                                                                                                      |
| EN L -> H<br>wait 15ms                                                                         |                           |              | $\vdash$                                           | 1          | VSP,VSN on                                                                                                                           |                                                                                                                                                      |
| RESET L->H<br>wait 10ms                                                                        |                           |              | +-                                                 | $\vdash$   | RESET L->H                                                                                                                           |                                                                                                                                                      |
| (EN H -> L)                                                                                    |                           |              |                                                    |            | VSP,VSN off                                                                                                                          | (*1)Can skip "VSP/VSN off" in case of going to normal mode without staying<br>sleep status.                                                          |
| (wait 10ms)                                                                                    |                           |              |                                                    |            |                                                                                                                                      |                                                                                                                                                      |
|                                                                                                |                           |              |                                                    |            | SLEEP MODE                                                                                                                           |                                                                                                                                                      |
| n sequence                                                                                     |                           |              |                                                    |            |                                                                                                                                      |                                                                                                                                                      |
| sequence                                                                                       | DataType                  | index        | parameters                                         | s L/R      | description                                                                                                                          | comment                                                                                                                                              |
|                                                                                                | (hex)                     | (hex)        | # (hex)                                            |            |                                                                                                                                      |                                                                                                                                                      |
|                                                                                                |                           |              |                                                    |            | SLEEP MODE                                                                                                                           |                                                                                                                                                      |
|                                                                                                |                           |              |                                                    |            |                                                                                                                                      |                                                                                                                                                      |
| EN L -> H<br>wait 20ms                                                                         |                           |              |                                                    |            | VSP,VSN on                                                                                                                           | (*1)<br>(*1)                                                                                                                                         |
| command                                                                                        | 05                        | 01           |                                                    | L/R        | soft reset                                                                                                                           |                                                                                                                                                      |
| wait 5ms                                                                                       | <u> </u>                  |              | <del>                                     </del>   | 1.0        | and wheel formers                                                                                                                    |                                                                                                                                                      |
| command<br>command                                                                             | 15<br>39                  | 3A<br>2A     | 1 77                                               | L/R<br>L/R | set pixel format<br>set column address                                                                                               |                                                                                                                                                      |
|                                                                                                |                           |              | 2 00<br>3 04<br>4 FF                               |            |                                                                                                                                      |                                                                                                                                                      |
| command                                                                                        | 39                        | 2B           | 1 00 2 00                                          | L/R        | set page address                                                                                                                     |                                                                                                                                                      |
|                                                                                                |                           |              | 3 06<br>4 3F                                       |            |                                                                                                                                      |                                                                                                                                                      |
| send image                                                                                     | 39                        | 2C/3C        |                                                    | L/R        | write memory / write memory continue                                                                                                 |                                                                                                                                                      |
| command                                                                                        | 15                        | 35           | 1 00                                               | R          | set tear on                                                                                                                          | Recommend monitering TE timing due to the restriction in 2chip system, for details, refer "Restriction on command timing"                            |
| command                                                                                        | 39                        | 44           | 1 00                                               |            | set tear scanline                                                                                                                    |                                                                                                                                                      |
| command<br>command                                                                             | 15<br>15                  | 51<br>53     | 1 FF<br>1 24                                       |            | write_display_brightness<br>write_control_display                                                                                    |                                                                                                                                                      |
| command                                                                                        | 15                        | 55           | 1 00                                               | L/R        | write_adaptive_brightness_control<br>C[1:0] = 0x00 : ACO • CABC Off                                                                  | Please use Auto Contrast Optimization ( ACO ) function and<br>Content Adaptive Brightness Control ( CABC ) function<br>by C[1:0] register, changing. |
|                                                                                                |                           |              | 1 01                                               | L/R        | write_adaptive_brightness_control<br>C(1:0) = 0x01 : ACO On                                                                          | by C(1.0) register, changing.                                                                                                                        |
|                                                                                                |                           |              | 1 02                                               | L/R        | c[1:0] = 0x01 : ACC 0n<br>write_adaptive_brightness_control<br>C[1:0] = 0x02 : CABC On Max. Backlight reduction ratio : -33% setting |                                                                                                                                                      |
|                                                                                                |                           |              | 1 03                                               | L/R        | write_adaptive_brightness_control  C[1:0] = 0x03 : CABC On Max. Backlight reduction ratio : -54% setting                             |                                                                                                                                                      |
| command<br>wait 120ms                                                                          | 05                        | 11           |                                                    | L/R        | exit sleep mode                                                                                                                      |                                                                                                                                                      |
| command                                                                                        | 23                        | В0           | 1 00                                               | L/R        | MCAP Off                                                                                                                             | This command is inputted for change of LEDPWM clock frequency.  When using [ C[1:0] = 0x00 : ACO • CABC Off ] and                                    |
| command                                                                                        | 29                        | CE           | 1 7D                                               |            | Back Light Control 4                                                                                                                 | [C[1:0] = 0x01 : ACO On ], it is not necessary to input this command.                                                                                |
| oommand .                                                                                      | 20                        |              | 2 40<br>3 48                                       |            | Daok Egik Goliloi i                                                                                                                  | (1)This command is inputted for change of LEDPWM clock frequency.  When using [ C[1:0] = 0x00 : ACO • CABC Off ] and                                 |
|                                                                                                |                           |              | 4 56<br>5 67                                       |            |                                                                                                                                      | [C[1:0] = 0x01 : ACO On ], it is not necessary to input this command.                                                                                |
|                                                                                                |                           |              | 6 78<br>7 88                                       |            |                                                                                                                                      | (2)Please optimize a LEDPWM clock frequency by PWMDIV [7:0] and PWM_CYCLE[7:0]                                                                       |
|                                                                                                |                           |              | 8 98<br>9 A7<br>10 B5                              |            |                                                                                                                                      | according to the characteristic of the LED driver used in your company.                                                                              |
|                                                                                                |                           |              | 11 C3<br>12 D1                                     |            |                                                                                                                                      |                                                                                                                                                      |
|                                                                                                |                           |              | 12 55                                              |            |                                                                                                                                      |                                                                                                                                                      |
|                                                                                                |                           |              | 13 DE<br>14 E9                                     | 1          |                                                                                                                                      |                                                                                                                                                      |
|                                                                                                |                           |              | 14 E9<br>15 F2<br>16 FA                            |            |                                                                                                                                      |                                                                                                                                                      |
|                                                                                                |                           |              | 14 E9<br>15 F2<br>16 FA<br>17 FF                   |            | PWM_DIV[7:0]                                                                                                                         |                                                                                                                                                      |
| Deleted from Video thro                                                                        | lugh mode seq             |              | 14 E9<br>15 F2<br>16 FA<br>17 FF                   |            | PWM_DM[7:0]<br>PWM_CYCLE[7:0]                                                                                                        |                                                                                                                                                      |
| Deleted from Video thro                                                                        | ough mode seq             |              | 14 E9<br>15 F2<br>16 FA<br>17 FF                   |            | PWM_DM7:0]<br>PWM_CYCLE[7:0]                                                                                                         |                                                                                                                                                      |
| command                                                                                        | 23                        | quence<br>B0 | 14 E9<br>15 F2<br>16 FA<br>17 FF                   | L/R        | PWM_DM7:0] PWM_CYCLE[7:0]  MCAP On                                                                                                   |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23                        | quence<br>B0 | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 |            | PWM_CYCLE[7:0]                                                                                                                       |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 |            | PWM_CYCLE[7:0]  MCAP On                                                                                                              |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | PWM_CYCLE[7:0]  MCAP On                                                                                                              |                                                                                                                                                      |
| command  Deleted from Video thro command wait 0ms min.                                         | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro command wait 0ms min.                                          | 23<br>ough mode seq       | B0           | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               |                                                                                                                                                      |
| command Deleted from Video thro Deleted from Video thro command wait Ons min. LED backlight on | 23<br>ough mede seq<br>05 | BO usence 29 | 14 E9<br>15 F2<br>16 FA<br>17 FF<br>18 04<br>19 00 | L/R        | MCAP On set display on                                                                                                               | Page 8-10                                                                                                                                            |



## 8.2.9 Timing restrictions in Video mode

The blanking period is specified for the pixel data transfer to the two chips in Video Mode. Set 45 ByteClock or less in the time that the pixel data transfer to the salve chip precedes and is behind the pixel data transfer to the master chip.



| Item                        | Symbol | Condition | Unit      | Min.                       |
|-----------------------------|--------|-----------|-----------|----------------------------|
| Horizontal front porch      | HFP    |           | ByteClock | 4lanes:100+ <mark>β</mark> |
| Horizontal data start point | -      | HS+HBP    | ByteClock | 45+α                       |

 $\alpha\beta \le 45$  ByteClock

- $\alpha$ : Time the pixel data is transferred to the slave chip (CPUS=1, CPPOS=1) precedes time the pixel data is transferred to the master chip (CPUS=1, CPPOS=0)
- β: Time the pixel data is transferred to the slave chip (CPUS=1, CPPOS=1) is behind time the pixel data is transferred to the master chip (CPUS=1, CPPOS=0)
- 1 ByteClock = 4 DSI Clock, 1ByteClock=4/3PixelClock (4 lanes)

#### 1) Video Access (Pixel Data Transfer to Slave Chip Precedes Pixel Data Transfer To Master Chip)

Add the precursor time  $\alpha$  to the HS+HBP (horizontal data start point) setting.



#### 2) Video Access (Pixel Data Transfer to Slave Chip is behind Pixel Data Transfer to Master Chip)

Add the delay time  $\beta$  to the HFP (Horizontal front porch) setting.



8.2.10 Restriction on command timing (in case of command access)

#### Timing Restrictions on the transfer command of Two-Chip Structure

When two chips are used (for point-to-point system), the execution of a command in a first chip may be one frame period behind that of a command in a second chip according to the timing that the host transfer a command. Therefore, the transfer command has the following timing restrictions.



#### 8.2.11 Display mode change in SleepOUT (Display on)

#### (2) Display mode change in SleepOut (Display On)

Command Mode and Video Through Mode can be changed while on DisplayOn state via Video Capture Mode. (Case B3h V2CRM bit = 1)



| Japan Display Inc. |  | Sh.<br>No. |  | Page | 8-14/22 |
|--------------------|--|------------|--|------|---------|
|--------------------|--|------------|--|------|---------|

# 8.2.12 Reset timing spec. during display Can skip "VSP/VSN off" in case of going to normal mode without staying sleep status. VDDIO,VBAT VDDIO,VBAT VSP,VSN Off Wait 10ms(min.) **VDDIO** ΕN VDDIO×0.1 4ms(min.) - 8ms(max.) VDDIO × 0.7 RESET VDDIO × 0.3 Wait = 11ms(min.) Wait = 3ms(min.) Initial condition Reset LCM status Panel off sequence Normal mode Sleep mode Sh. Japan Display Inc. Page 8-15/22 No.

#### 8.2.13 Interface setting

MIPI-DSI Video mode timing chart

|           | Min. | Typ.   | Max. | Unit      |
|-----------|------|--------|------|-----------|
| # of lane | ī    | 4      | -    | lane      |
| HS+HBP    | 45   | (69)   | -    | ByteClock |
| Hadr      | -    | 960    | -    | ByteClock |
|           | ı    | 1280   | -    | pixel     |
| HFP       | 100  | (123)  | -    | ByteClock |
| Нр        | -    | (1152) | -    | ByteClock |
|           | -    | 10.29  | -    | us        |
| VS        | ı    | 4      | -    | Line      |
| VBP       | -    | 4      | -    | Line      |
| Vadr      | -    | 1600   | -    | Line      |
| VFP       | -    | 12     | -    | Line      |
| Vp        | -    | 1620   | -    | Line      |

|              | Min. | Typ. | Max. | Unit      |
|--------------|------|------|------|-----------|
| Vsync        | -    | 60.0 | -    | Hz        |
| Hsync        | -    | 97.2 | -    | kHz       |
| DSI Bit rate | -    | 896  | 1000 | Mbps/lane |
| fDSICLK      | ı    | 448  | -    | MHz       |
| fByteClock   | ı    | 112  | -    | MHz       |

2) Vertical Display Timing (Video Mode)



Note: Case of 24bpp(DT=3Eh) 18bpp(DT=2Eh) Same timing for each DSI port



| Japan Display Inc. | Sh.<br>No. | Page 8-16/22 |
|--------------------|------------|--------------|
|--------------------|------------|--------------|

## 8.3 MIPI-DSI Characteristics

#### 8.3.1 DC Characteristics

|       | Item                              | Symbol    | Unit | Test condition | Min. | Тур. | Max. | Note |
|-------|-----------------------------------|-----------|------|----------------|------|------|------|------|
| HS-RX | Differential input high threshold | VIDTH     | mV   |                | -    | -    | 70   | 3    |
|       | Differential input low threshold  | VIDTL     | mV   |                | -70  | -    | -    | 3    |
|       | Single-ended input low voltage    | VILHS     | mV   |                | -40  | -    | -    |      |
|       | Single-ended input high voltage   | VIHHS     | mV   |                | -    | -    | 460  |      |
|       | Common-mode voltage               | VCMRX(DC) | mV   |                | 70   | -    | 330  | 1    |
|       | HS receive mode                   |           |      |                |      |      |      |      |
|       | Differential input impedance      | ZID       | Ω    |                | -    | 100  | -    | 2    |
| LP-RX | Logic 0 input voltage             | VIL       | mV   |                | -50  | -    | 550  |      |
|       | not in ULP State                  |           |      |                |      |      |      |      |
|       | Logic 1 input voltage             | VIH       | mV   |                | 880  | -    | 1350 |      |
|       | I/O leakage current               | ILEAK     | μΑ   | Vin= -50mV -   | -10  | -    | 10   |      |
|       |                                   |           |      | 1350mV         |      |      |      |      |
| LP-TX | Thevenin output low level         | VOL       | mV   |                | -50  | -    | 50   |      |
|       | Thevenin output high level        | VOH       | V    |                | 1.1  | 1.2  | 1.3  |      |
|       | Output impedance of               | ZOLP      | Ω    |                | 110  | -    | -    | 2    |
|       | LP Transmitter                    |           |      |                |      |      |      |      |
| CD-RX | Logic 0 contention threshold      | VILCD     | mV   |                | -    | -    | 200  |      |
|       | Logic 1 contention threshold      | VIHCD     | mV   |                | 450  | -    | -    |      |

Note: 1. VCMRX(DC)=(VDP+VDN)/2

- 2. Excluding COG resistance (contact resistance and ITO wiring resistance).
- 3. Minimum 110 mV/-110 mV HS differential swing is required for display data transfer.

| Japan Display Inc. | Sh.<br>No. | Page | 8-17/22 |
|--------------------|------------|------|---------|

## 8.3.2 MIPI DSI HS-RX Clock and Data-Clock Specifications

| Item                     | Symbol  | Unit | Min. | Тур. | Max. | Note |
|--------------------------|---------|------|------|------|------|------|
| DSICLK Frequency         | fDSICLK | MHz  | 100  | -    | 500  | 4    |
| DSICLK Cycle time        | tCLKP   | ns   | 1    | -    | 10   |      |
| DSI Data Transfer Rate   | tDSIR   | Mbps | 200  | -    | 1000 | 4    |
| Data to Clock Setup Time | tSETUP  | UI   | 0.15 | -    | -    | 6    |
|                          |         | ns   | 0.15 | -    | -    | 5,6  |
| Clock to Data Hold Time  | tHOLD   | UI   | 0.15 | -    | -    | 6    |
|                          |         | ns   | 0.15 | -    | -    | 5,6  |

Note: 4. When fDSICLK < 125MHz, change auto load NV setting so that it is compliant with THS-PREPARE+THS-ZERO spec.

- 5. Minimum tSETUP/tHOLD Time is 0.15UI. This value may change according to DSI transfer rate.
- 6. tSETUP/tHOLD Time are measured without HS-TX Jitter.



Figure. Data to Clock Timing Definitions

| Japan Display Inc. | Sh.<br>No. |  | Page | 8-18/22 |
|--------------------|------------|--|------|---------|
|--------------------|------------|--|------|---------|

#### 8.3.3 MIPI DSI LP-RX/TX Clock and Data-Clock Specifications

| Parameter                | Description                                | Min.          | Тур.                | Max.                | Unit | Note |
|--------------------------|--------------------------------------------|---------------|---------------------|---------------------|------|------|
| T <sub>HS-PREPARE</sub>  | Time to drive LP-00 to prepare             | 40 ns+4*UI    | -                   | 85 ns+6*UI          | ns   |      |
|                          | for HS transmission                        |               |                     |                     |      |      |
| T <sub>HS-PREPARE</sub>  | Ths-prepare + Time to drive HS-0           | 145 ns+10*UI  | -                   | -                   | ns   |      |
| + T <sub>HS-ZERO</sub>   | before the Sync sequence                   |               |                     |                     |      |      |
| T <sub>HS-TRAIL</sub>    | Time to drive flipped differential state   | max           | -                   | -                   | ns   | 1,2  |
|                          | after last payload data bit                | (n*8*UI,      |                     |                     |      |      |
|                          | of a HS transmission burst                 | 60 ns+n*4*UI) |                     |                     |      |      |
| T <sub>HS-EXIT</sub>     | Time to drive LP-11 after HS burst         | 100           | -                   | -                   | ns   |      |
| $T_{TA-GO}$              | Time to drive LP-00                        |               | 4*T <sub>LPTX</sub> |                     |      |      |
|                          | after Turnaround Request                   |               |                     |                     |      |      |
| T <sub>TA-SURE</sub>     | Time-out before new TX side starts driving | $1*T_{LPTX}$  | -                   | 2*T <sub>LPTX</sub> |      |      |
| T <sub>TA-GET</sub>      | Time to drive LP-00 by new TX              |               | 5*T <sub>LPTX</sub> |                     |      |      |
| $T_{LPX}$                | Length of any Low-Power state period       | 50            | -                   | -                   | ns   |      |
| Ratio T <sub>LPX</sub>   | Ratio of TLPX(MASTER) / TLPX(SLAVE)        | 2/3           | -                   | 3/2                 |      |      |
|                          | between Master and Slave side              |               |                     |                     |      |      |
| T <sub>CLK-POST</sub>    | Time that the transmitter shall continue   | 60 ns+52UI    | -                   | -                   | ns   | 3    |
|                          | sending HS clock after the last associated |               |                     |                     |      |      |
|                          | Data Lane has transitioned to LP mode      |               |                     |                     |      |      |
| T <sub>CLK-PREPARE</sub> | TCLK-PREPARE + time for lead HS-0 drive    | 300           | -                   | -                   | ns   |      |
| + T <sub>CLK-ZERO</sub>  | period before starting Clock               |               |                     |                     |      |      |
| $T_{CLK\text{-PRE}}$     | Time that the HS clock shall be driven     | 8             | -                   | -                   | UI   |      |
|                          | prior to any associated                    |               |                     |                     |      |      |
|                          | Data Lane beginning the transition         |               |                     |                     |      |      |
|                          | from LP to HS mode                         |               |                     |                     |      |      |
| T <sub>CLK-PREPARE</sub> | Time to drive LP-00 to prepare             | 38            | -                   | 95                  | ns   |      |
|                          | for HS clock transmission                  |               |                     |                     |      |      |
| T <sub>CLK-TRAIL</sub>   | Time to drive HS differential state        | 60            | -                   | -                   | ns   |      |
|                          | after last payload clock bit               |               |                     |                     |      |      |
|                          | of an HS transmission burst                |               |                     |                     |      |      |
| $T_{EOT}$                | Time from start of Ths-trail               | -             | -                   | 105 ns+n*12*UI      |      | 2    |
|                          | period to start of LP-11 state             |               |                     |                     |      |      |
| $T_{LPTX1}$              | Length of Low-Power TX period              | -             | 48                  | -                   | UI   | 4    |
|                          | in case of using DSI clock                 |               |                     |                     |      |      |
| $T_{LPTX2}$              | Length of Low-Power TX period              | -             | 1/fosc1             | -                   | ns   |      |
|                          | in case of using internal OSC clock        |               |                     |                     |      |      |

Note: 1. If a>b then max(a,b)=a, otherwise max(a,b)=b

- 2. Where n=1 for Forward-direction HS mode
- 3. The R69429 can work with this specification although the end part of internal process is remained when Clock Lane enter LP-11 and the R69429 can work without the remained process if tCLK-POST is more than 256 UI.
- 4. The R69429 uses DSI clock from the Host processor if Clock Lane is active, and internal oscillator clock if Clock Lane is disable. Here, "fosc1" is the frequency of oscillator clock, typical 28MHz.

| Japan Display Inc. |  |  | Sh.<br>No. |  | Page | 8-19/22 |
|--------------------|--|--|------------|--|------|---------|
|--------------------|--|--|------------|--|------|---------|



Figure. DSI LP Mode



Note: THS-SYNC: Proper match found for Sync sequence in HS stream, the following bits are payload data,

Figure. HS Data Transmission in Bursts



 $\underline{\text{Figure. Switching the Clock Lane between Clock Transmission and LP Mode}$ 

| Japan Display Inc. | Sh.<br>No. | Page 8-21/22 |
|--------------------|------------|--------------|
|--------------------|------------|--------------|

# 8.3.4 ID Code

# 1. ID Bit Programming

|      | ID1 ( ID1[15:8] ) | Vendor Code               | 001   | JDI     |
|------|-------------------|---------------------------|-------|---------|
|      |                   | Build                     | 01    | MP      |
| MP   |                   |                           | 000   | J1      |
|      | ID2 ( ID1[7:0] )  | Reserved                  | 00    | -       |
| (J1) |                   | Register setting revision | 01010 | Rev.1.0 |
|      | ID3 ( ID2[15:8] ) | Year                      | -     | -       |
|      |                   | Week code                 | -     | -       |
|      | ID1 ( ID1[15:8] ) | Vendor Code               | 001   | JDI     |
|      |                   | Build                     | 01    | MP      |
| MP   |                   |                           | 001   | D1      |
|      | ID2 ( ID1[7:0] )  | Reserved                  | 00    | -       |
| (D1) |                   | Register setting revision | 01010 | Rev.1.0 |
|      | ID3 ( ID2[15:8] ) | Year                      | -     | -       |
|      |                   | Week code                 | -     | -       |

# 2. Driver IC ID Bit Programming

| Command       | A1h       | D7          | D6 | D5                                 | D4             | D3 | D2 | D1 | D0 |
|---------------|-----------|-------------|----|------------------------------------|----------------|----|----|----|----|
| 1st Parameter | ID1[15:8] | Vendor Code |    |                                    | Reserved Build |    |    |    |    |
| 2nd Parameter | ID1[7:0]  | -           | F  | Reserved Register setting revision |                |    |    |    |    |
| 3rd Parameter | ID2[15:8] | Year        |    | Week code                          |                |    |    |    |    |

| М | Р | 1. | J1 | ١ |
|---|---|----|----|---|
|   |   |    |    |   |

| Command       | A1h       | D7                               | D6 | D5 | D4 | D3 | D2 | D1 | D0 | HEX |
|---------------|-----------|----------------------------------|----|----|----|----|----|----|----|-----|
| 1st Parameter | ID1[15:8] | 0                                | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 28  |
| 2nd Parameter | ID1[7:0]  | 0                                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0A  |
| 3rd Parameter | ID2[15:8] | MP Production year and week code |    |    |    |    |    |    |    |     |

#### MP (D1)

| Command       | A1h       | D7                               | D6 | D5 | D4       | D3 | D2 | D1 | D0 | HEX |
|---------------|-----------|----------------------------------|----|----|----------|----|----|----|----|-----|
| 1st Parameter | ID1[15:8] | 0                                | 0  | 1  | 0        | 1  | 0  | 0  | 1  | 29  |
| 2nd Parameter | ID1[7:0]  | 0                                | 0  | 0  | 0        | 1  | 0  | 1  | 0  | 0A  |
| 3rd Parameter | ID2[15:8] | MP Production year and week code |    |    | <u>'</u> |    |    |    |    |     |

MP Production year and week code

| Production week |        | Year code<br>01 :2013<br>10 : 2014 | Week code | ID 3rd Parameter<br>(HEX) |
|-----------------|--------|------------------------------------|-----------|---------------------------|
| 9/9 - 9/15      | Week37 | 01                                 | 100101    | 65                        |
| 9/16 - 9/22     | Week38 | 01                                 | 100110    | 66                        |
| 9/23 - 9/29     | Week39 | 01                                 | 100111    | 67                        |
| 9/30 - 10/6     | Week40 | 01                                 | 101000    | 68                        |
| 10/7 - 10/13    | Week41 | 01                                 | 101001    | 69                        |
| 10/14 - 10/20   | Week42 | 01                                 | 101010    | 6A                        |
| 10/21 - 10/27   | Week43 | 01                                 | 101011    | 6B                        |
| 10/28 - 11/3    | Week44 | 01                                 | 101100    | 6C                        |
| 11/4 - 11/10    | Week45 | 01                                 | 101101    | 6D                        |
| 11/11 - 11/17   | Week46 | 01                                 | 101110    | 6E                        |
| 11/18 - 11/24   | Week47 | 01                                 | 101111    | 6F                        |
| 11/25 - 12/1    | Week48 | 01                                 | 110000    | 70                        |
| 12/2 - 12/8     | Week49 | 01                                 | 110001    | 71                        |
| 12/9 - 12/15    | Week50 | 01                                 | 110010    | 72                        |
| 12/16 - 12/22   | Week51 | 01                                 | 110011    | 73                        |
| 12/23 - 12/29   | Week52 | 01                                 | 110100    | 74                        |
| 12/30 - 1/5     | Week1  | 10                                 | 000001    | 81                        |
| 1/6 - 1/12      | Week2  | 10                                 | 000010    | 82                        |

| Japan Display Inc. |  | Sh.<br>No. | Page | 8-22/22 |
|--------------------|--|------------|------|---------|

